Part Number Hot Search : 
BTA54S HCCXXXX 80006 HEF4047B AM2520 TC444 C4054 1N4683
Product Description
Full Text Search
 

To Download IRU1030CD Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Data Sheet No. PD94124
IRU1030
3A LOW DROPOUT POSITIVE ADJUSTABLE REGULATOR DESCRIPTION
The IRU1030 is a low dropout three-terminal adjustable regulator with minimum of 3A output current capability. This product is specifically designed to provide well regulated supply for low voltage IC applications such as PentiumTM P54CTM , P55CTM as well as GTL+ termination for Pentium ProTM and KlamathTM processor applications. The IRU1030 is also well suited for other processors such as CyrixTM , AMD and Power PCTM applications. The IRU1030 is guaranteed to have <1.3V dropout at full load current making it ideal to provide well regulated outputs of 2.5V to 3.3V with 4.75V to 7V input supply.
FEATURES
Guaranteed < 1.3V Dropout at Full Load Current Fast Transient Response 1% Voltage Reference Initial Accuracy Output Current Limiting Built-In Thermal Shutdown
APPLICATIONS
Low Voltage Processor Applications such as: P54CTM , P55CTM , Cyrix M2TM , POWER PCTM , AMD GTL+ Termination PENTIUM PROTM , KLAMATHTM Low Voltage Memory Termination Applications Standard 3.3V Chip Set and Logic Applications
TYPICAL APPLICATION
5V
C1 1500uF
VIN
3
IRU1030
VOUT
2
R1 121
3.3V / 3A
C2 1500uF
Adj
1
R2 200
Figure 1 - Typical Application of IRU1030 in a 5V to 3.3V regulator.
Notes: Pentium P54C, P55C, Klamath, Pentium Pro, VRE are trademarks of Intel Corp.Cyrix M2 is trademark of Cyrix Corp. Power PC is trademark of IBM Corp.
PACKAGE ORDER INFORMATION
TJ (C) 0 To 150 2-PIN PLASTIC TO-252 (D-Pak) IRU1030CD 3-PIN PLASTIC TO-263 (M) IRU1030CM 3-PIN PLASTIC TO-220 (T) IRU1030CT
Rev. 1.3 08/20/02
www.irf.com
1
IRU1030
ABSOLUTE MAXIMUM RATINGS
Input Voltage (VIN) .................................................... Power Dissipation ..................................................... Storage Temperature Range ...................................... Operating Junction Temperature Range ..................... 7V Internally Limited -65C To 150C 0C To 150C
PACKAGE INFORMATION
2-PIN PLASTIC TO-252 (D-Pak)
FRONT VIEW 3
3-PIN PLASTIC TO-263 (M)
FRONT VIEW 3
3-PIN PLASTIC TO-220 (T)
FRONT VIEW
VIN Tab is VOUT
VIN VOUT Adj
Tab is VOUT
3
VIN VOUT Adj
Tab is VOUT
1
2
2
Adj
1
1
JA=70C/W for 0.5" Square pad
JA=35C/W for 1" Square pad
JT=2.7C/W JA=60C/W
ELECTRICAL SPECIFICATIONS
Unless otherwise specified, these specifications apply over CIN=1mF, COUT=10mF, and TJ=0 to 1508C. Typical values refer to TJ=258C. PARAMETER Reference Voltage Line Regulation Load Regulation (Note 1) Dropout Voltage (Note 2) Current Limit Minimum Load Current (Note 3) Thermal Regulation Ripple Rejection Adjust Pin Current Adjust Pin Current Change Temperature Stability Long Term Stability RMS Output Noise SYM VREF TEST CONDITION Io=10mA, TJ=258C, (VIN-Vo)=1.5V Io=10mA, (VIN-Vo)=1.5V Io=10mA, 1.3V<(VIN-Vo)<7V VIN=3.3V, VADJ=0, 10mADVO
1.1 3.1 5 0.01 60 70 55 0.2 0.5 0.3 0.003
IADJ
Note 1: Low duty cycle pulse testing with Kelvin connections is required in order to maintain accurate data. Note 2: Dropout voltage is defined as the minimum differential voltage between VIN and VOUT required to maintain regulation at VOUT. It is measured when the output voltage drops 1% below its nominal value.
Note 3: Minimum load current is defined as the minimum current required at the output in order for the output voltage to maintain regulation. Typically the resistor dividers are selected such that this current is automatically maintained.
2
www.irf.com
Rev. 1.3 08/20/02
IRU1030
PIN DESCRIPTIONS
PIN # 1 2 PIN SYMBOL Adj VOUT PIN DESCRIPTION A resistor divider from VOUT to Adj pin to ground sets the output voltage. The output of the regulator. A minimum of 10F capacitor must be connected from this pin to ground to insure stability. The input pin of the regulator. Typically a large storage capacitor is connected from this pin to ground to insure that the input voltage does not sag below the minimum drop out voltage during the load transient response. This pin must always be 1.3V higher than VOUT in order for the device to regulate properly.
3
VIN
BLOCK DIAGRAM
VIN 3 2 VOUT
+
+
1.25V CURRENT LIMIT
THERMAL SHUTDOWN Figure 2 - Simplified block diagram of the IRU1030.
1 Adj
APPLICATION INFORMATION
Introduction The IRU1030 adjustable Low Dropout (LDO) regulator is a three-terminal device which can easily be programmed with the addition of two external resistors to any voltages within the range of 1.25 to 5.5V. This regulator unlike the first generation of the three-terminal regulators such as LM117 that required 3V differential between the input and the regulated output, only needs 1.3V differential to maintain output regulation. This is a key requirement for today's microprocessors that need typically 3.3V supply and are often generated from the 5V supply. Another major requirement of these microprocessors such as the Intel P54CTM is the need to switch the load current from zero to several amps in tens of nanoRev. 1.3 08/20/02
seconds at the processor pins, which translates to an approximately 300 to 500ns current step at the regulator. In addition, the output voltage tolerances are also extremely tight and they include the transient response as part of the specification. For example Intel VRETM specification calls for a total of 100mV including initial tolerance, load regulation and 0 to 4.6A load step. The IRU1030 is specifically designed to meet the fast current transient needs as well as providing an accurate initial voltage, reducing the overall system cost with the need for fewer output capacitors.
www.irf.com
3
IRU1030
Output Voltage Setting The IRU1030 can be programmed to any voltages in the range of 1.25V to 5.5V with the addition of R1 and R2 external resistors according to the following formula: VOUT = VREF3 1+ to the load side, the effective resistance between the regulator and the load is gained up by the factor of (1+R2/ R1), or the effective resistance will be RP(eff)=RP3(1+R2/ R1). It is important to note that for high current applications, this can represent a significant percentage of the overall load regulation and one must keep the path from the regulator to the load as short as possible to minimize this effect.
PARASITIC LINE RESISTANCE
(
R2 R1
) +IADJ3R2
Where: VREF = 1.25V Typically IADJ = 50mA Typically R1 and R2 as shown in Figure 3:
VIN
VIN
VOUT
RP
IRU1030
VIN
VIN VOUT
VOUT
Adj
IRU1030
Adj
R1
RL
R2
VREF R1
IADJ = 50uA
R2
Figure 4 - Schematic showing connection for best load regulation. Figure 3 - Typical application of the IRU1030 for programming the output voltage. The IRU1030 keeps a constant 1.25V between the output pin and the adjust pin. By placing a resistor R1 across these two pins a constant current flows through R1, adding to the IADJ current and into the R2 resistor producing a voltage equal to the (1.25/R1)3R2 + IADJ3R2 which will be added to the 1.25V to set the output voltage. This is summarized in the above equation. Since the minimum load current requirement of the IRU1030 is 10mA, R1 is typically selected to be 121V resistor so that it automatically satisfies the minimum current requirement. Notice that since IADJ is typically in the range of 50mA it only adds a small error to the output voltage and should only be considered when a very precise output voltage setting is required. For example, in a typical 3.3V application where R1=121V and R2=200V the error due to IADJ is only 0.3% of the nominal set point. Load Regulation Since the IRU1030 is only a three-terminal device, it is not possible to provide true remote sensing of the output voltage at the load. Figure 4 shows that the best load regulation is achieved when the bottom side of R2 is connected to the load and the top side of R1 resistor is connected directly to the case or the VOUT pin of the regulator and not to the load. In fact, if R1 is connected Stability The IRU1030 requires the use of an output capacitor as part of the frequency compensation in order to make the regulator stable. Typical designs for microprocessor applications use standard electrolytic capacitors with a typical ESR in the range of 50 to 100mV and an output capacitance of 500 to 1000mF. Fortunately as the capacitance increases, the ESR decreases resulting in a fixed RC time constant. The IRU1030 takes advantage of this phenomena in making the overall regulator loop stable. For most applications a minimum of 100mF aluminum electrolytic capacitor such as Sanyo MVGX series, Panasonic FA series as well as the Nichicon PL series insures both stability and good transient response. Thermal Design The IRU1030 incorporates an internal thermal shutdown that protects the device when the junction temperature exceeds the maximum allowable junction temperature. Although this device can operate with junction temperatures in the range of 1508C, it is recommended that the selected heat sink be chosen such that during maximum continuous load operation the junction temperature is kept below this number. The example below shows the steps in selecting the proper regulator heat sink for the GTL+ terminator using a separate regulator for each end.
4
www.irf.com
Rev. 1.3 08/20/02
IRU1030
Assuming the following specifications: VIN = 3.3V VOUT = 1.5V IOUT(MAX) = 2.7A TA = 358C The steps for selecting a proper heat sink to keep the junction temperature below 135C is given as: 1) Calculate the maximum power dissipation using: PD = IOUT3(VIN - VOUT) PD = 2.73(3.3 - 1.5) = 4.86W 2) Select a package from the regulator data sheet and record its junction to case (or tab) thermal resistance. Selecting TO-220 package gives us: uJC = 2.78C/W 3) Assuming that the heat sink is black anodized, calculate the maximum heat sink temperature allowed: Assume, ucs=0.05C/W (heat-sink-to-case thermal resistance for black anodized) TS = TJ - PD3(uJC + uCS) TS = 135 - 4.863(2.7 + 0.05) = 121.78C 4) With the maximum heat sink temperature calculated in the previous step, the heat-sink-to-air thermal resistance (uSA) is calculated by first calculating the temperature rise above the ambient as follows: DT = TS - TA = 121.7 - 35 = 86.78C T=Temperature Rise Above Ambient uSA = DT 86.7 = = 17.88C/W PD 4.86 Air Flow (LFM) 0 100 200 300 Thermalloy 6109PB 6110PB 7141 7178 AAVID 575002 507302 576802B 577102 Note: For further information regarding the above companies and their latest product offerings and application support contact your local representative or the numbers listed below: AAVID................PH# (603) 528 3400 Thermalloy..........PH# (214) 243-4321 Designing for Microprocessor Applications As it was mentioned before the IRU1030 is designed specifically to provide power for the new generation of the low voltage processors requiring voltages in the range of 2.5V to 3.6V generated by stepping down the 5V supply. These processors demand a fast regulator that supports their large load current changes. The worst case current step seen by the regulator is anywhere in the range of 1 to 7A with the slew rate of 300 to 500ns which could happen when the processor transitions from "Stop Clock" mode to the "Full Active" mode. The load current step at the processor is actually much faster, in the order of 15 to 20ns, however the decoupling capacitors placed in the cavity of the processor socket handle this transition until the regulator responds to the load current levels. Because of this requirement the selection of high frequency low ESR and low ESL output capacitors is imperative in the design of these regulator circuits. Figure 5 shows the effects of a fast transient on the output voltage of the regulator. As shown in this figure, the ESR of the output capacitor produces an instantaneous drop equal to the (VESR=ESR3I) and the ESL effect will be equal to the rate of change of the output current times the inductance of the capacitor. ( VESL =L3I/t). The output capacitance effect is a droop in the output voltage proportional to the time it takes for the regulator to respond to the change in the current, (Vc=t3I/C) where t is the response time of the regulator.
5) Next, a heat sink with lower uSA than the one calculated in step 4 must be selected. One way to do this is to simply look at the graphs of the "Heat Sink Temp Rise Above the Ambient" vs. the "Power Dissipation" and select a heat sink that results in lower temperature rise than the one calculated in the previous step. The following heat sinks from AAVID and Thermalloy meet this criteria.
Rev. 1.3 08/20/02
www.irf.com
5
IRU1030
V
2) With the output capacitance being 1500mF:
ESR
V ESL T
VC
DVc =
Dt 3 DI 2 3 2.7 = = 3.6mV C 1500
Where: Dt = 2ms is the regulator response time
1030plt1-1.0
LOAD CURRENT
To set the output DC voltage, we need to select R1 and R2:
LOAD CURRENT RISE TIME
3) Assuming R1 = 121V, 0.5%: Figure 5 - Typical regulator response to the fast load current step. An example of a regulator design to meet the Intel Pentium Pro GTL+ specification is given below. Assume the specification for the processor as shown in Table 1: Type of VOUT Processor Nominal Pentium Pro 1.50 V IMAX 2.7 A Max Allowed Output Tolerance 150 mV R2 = 1.5 ( VOUT -1)3R1 =( 1.25 -1)3121 = 24.2V VREF
Select R2 = 24.3V, 0.5% Selecting both R1 and R2 resistors to be 0.5% tolerance, results in the least amount of error introduced by the resistor dividers leaving 1.3% error budget for the IRU1030 reference which is within the initial accuracy of the device. Finally, the input capacitor is selected as follows:
Table 1 - GTL+ Specification for Pentium Pro The first step is to select the voltage step allowed in the output due to the output capacitor's ESR: 1) Assuming the regulator's initial accuracy plus the resistor divider tolerance is 30mV (2% of 1.5V nominal), then the total step allowed for the ESR and the ESL, is -120 mV. Assuming that the ESL drop is -10mV, the remaining ESR step will be -110mV. Therefore the output capacitor ESR must be: ESR [ 110 = 40mV 2.7 4) Assuming that the input voltage can drop 150mV before the main power supply responds, and that the main power supply response time is 50ms, then the minimum input capacitance for a 2.7A load step is given by: CIN = 2.7 3 50 = 900mF 0.15
The ESR should be less than: ESR = (VIN - VOUT - DV - VDROP) DI
The Sanyo MVGX series is a good choice to achieve both price and performance goals. The 6MV1500GX, 1500mF, 6.3V has an ESR of less than 36mV typ. Selecting a single capacitor achieves our design goal. The next step is to calculate the drop due to the capacitance discharge and make sure that this drop in voltage is less than the selected ESL drop in the previous step.
Where: VDROP L Input voltage drop allowed in step 4 DV L Maximum regulator dropout voltage DI L Load current step ESR = (3.3 - 1.5 - 1.2 - 0.15) 2.7 = 0.16V
Selecting a single 1500mF the same type as the output capacitors exceeds our requirements. However, the same input capacitor can also support the second regulator for the other end of termination.
6
www.irf.com
Rev. 1.3 08/20/02
IRU1030
Figure 6 shows the completed schematic for our example.
3.3V
C1 1500uF VIN VOUT
1.5V
C2 1500uF R1 121 0.5% R2 24.3 0.5% R3 150 0.5%
IRU1030
Adj
Layout Consideration The output capacitors must be located as close to the VOUT terminal of the device as possible. It is recommended to use a section of a layer of the PC board as a plane to connect the VOUT pin to the output capacitors to prevent any high frequency oscillation that may result due to excessive trace inductance.
VREF
R4 75 0.5%
Figure 6 - Final schematic for half of the GTL+ termination regulator.
IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 Visit us at www.irf.com for sales contact information Data and specifications subject to change without notice. 02/01
Rev. 1.3 08/20/02
www.irf.com
7
IRU1030
(D) TO-252 Package 2-Pin
A C B K L M 458 D E O J N 78
Q
P
F H
G
R
S
R1 SYMBOL MIN MAX A 6.477 6.731 B 5.004 5.207 C 0.686 0.838 D 7.417 8.179 E 9.703 10.084 F 0.635 0.889 2.286 BSC G H 4.521 4.623 J &1.52 &1.62 K 2.184 2.388 L 0.762 0.864 M 1.016 1.118 N 5.969 6.223 O 1.016 1.118 P 0 0.102 Q 0.534 0.686 R R0.31 TYP R1 R0.51 TYP S 0.428 0.588
C L
NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.
8
www.irf.com
Rev. 1.3 08/20/02
IRU1030
(M) TO-263 Package 3-Pin
A K S V B H M E U
L
P
D
G
N
C R
C L
SYMBOL A B C D E G H K L M N P R S U V
MIN MAX 10.05 10.312 8.28 8.763 4.31 4.572 0.66 0.91 1.14 1.40 2.54 REF 14.73 15.75 1.40 1.68 0.00 0.254 2.49 2.74 0.33 0.58 2.286 2.794 08 88 2.41 2.67 6.50 REF 7.75 REF
NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.
Rev. 1.3 08/20/02
www.irf.com
9
IRU1030
(T) TO-220 Package 3-Pin
H1 L b1 e3 e e1 C L E Q
b R E-PIN CP
a (5x) C1 A
J1
D
F
C L
SYMBOL MIN MAX A 4.06 4.83 a 38 7.58 b 0.63 1.02 b1 1.14 1.52 C1 0.38 0.56 CP 3.71D 3.96D D 14.22 15.062 E 9.78 10.54 e 2.29 2.79 e1 4.83 5.33 e3 1.14 1.40 F 1.14 1.40 H1 5.94 6.55 J1 2.29 2.92 L 13.716 14.22 Q 2.62 2.87 R 5.588 6.17
NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.
10
www.irf.com
Rev. 1.3 08/20/02
IRU1030
PACKAGE SHIPMENT METHOD
PKG DESIG D M T TO-263 TO-220 PACKAGE DESCRIPTION TO-252, (D-Pak) PIN COUNT 2 3 3 PARTS PER TUBE 75 50 50 PARTS PER REEL 2500 750 --T&R Orientation Fig A Fig B ---
1
1
1
1
1
1
Feed Direction Figure A
Feed Direction FigureB
IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 Visit us at www.irf.com for sales contact information Data and specifications subject to change without notice. 02/01
Rev. 1.3 08/20/02
www.irf.com
11


▲Up To Search▲   

 
Price & Availability of IRU1030CD

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X